Notice: Undefined offset: 1 in /var/www/indjst.org/article-detail-page.php on line 103
Reconfigurable Adaptive Routing Buffer Design for Scalable Power Efficient Network On Chip
 
  • P-ISSN 0974-6846 E-ISSN 0974-5645

Indian Journal of Science and Technology

Article

Indian Journal of Science and Technology

Year: 2015, Volume: 8, Issue: 12, Pages:

Original Article

Reconfigurable Adaptive Routing Buffer Design for Scalable Power Efficient Network On Chip

Abstract

The layout density of integrated circuits on a single chip has led to the reduced size at sub-micron scales of VLSI design. The System on Chip (SOC) design has few challenges, such as latency, power, area and reliable data transmission among sub-systems interconnected on a single chip. Network on Chip (NOC) is a subset of SOC which accomplishes on-chip communication process. The performance of NOC architecture is significantly affected by power and area. This research work has focused on a new low power reconfigurable NOC architecture with repeaters between the routers. The repeater enables zero buffers between the interlink routers. It works on the principles of store and forward process. The proposed architecture is implemented using mesh network topology. The simulated results of new architecture have shown a reduction in power dissipation by 56% and reduction in on chip area by as much as 60%.

Keywords: Network on Chip (NOC), Reconfigurable Architecture, System on Chip (SOC)

DON'T MISS OUT!

Subscribe now for latest articles and news.