• P-ISSN 0974-6846 E-ISSN 0974-5645

Indian Journal of Science and Technology

Article

Indian Journal of Science and Technology

Year: 2016, Volume: 9, Issue: Special Issue 1, Pages: 1-4

Original Article

Register Embedded Self Immunity using Reversible Logic Gates

Abstract

Now days due to Continuous shrinkage in number of transistors on chip, soft errors also increases. Soft errors are very annoying because they are an energetic particle which propagates in entire system causing transient faults. This in turn reduces the Reliability of register files. In this paper Self-Immunity Technique is introduced, which improves register file Reliability with respect to soft errors. In this paper difficulty to enhance the register file integrity against soft errors based on the observation. In this paper, Reversible Logic Gates (RLG) is used instead of Logic Gates to design the circuit and Error Correcting Code (ECC) is incorporated within the circuit to avoid soft errors. Our Experiments demonstrate that our proposed technique reduced Power consumption by 30.51%, Delay in time reduced by 12.6% and Temperature decreased by 0.1%.
Keywords: ECC- Error Correcting Code, RESI- Register Embedded Self Immunity, RLG- Reversible Logic Gates

DON'T MISS OUT!

Subscribe now for latest articles and news.